Digital Alarm Clock

By:
200801205  Pavan Daxini
200801206  Parth Rao
200801207  Yash Soni
200801208  Sonali Dubey
200801209  Parth Mehta
Index

1 General Description 2

2 System Requirements 3
   2.1 General Requirements 3
   2.2 Functional Requirements 3
   2.3 Memory Requirements 3

3 Overview of FPGA 4
   3.1 Introduction 4
   3.2 Features 4

4 Architectural Overview of FPGA 6
   4.1 Architectural Overview 6
   4.2 Control Logic Blocks (CLBs) 7
      4.2.1 Look Up Table (LUTs) 8
   4.3 Input-Output Blocks (IOBs) 9
   4.4 Block RAM 10
      4.4.1 Arrangement of RAM Blocks on die 10
      4.4.2 Internal structure of Block RAM 11
      4.4.3 Block RAM Data Operations 12
      4.4.4 Block SelectRAM Resources 14
   4.5 Multiplier Block 15
   4.6 Digital Clock Manager (DCM) 16

5 Design Summary 18
   5.1 Block Diagram 18
   5.2 RTL Schematic 19
   5.3 Testbench Waveform 20
   5.4 Floorplan Design 21
   5.5 Clock Route 22
   5.6 Pin Configuration 23
   5.7 Power Analysis 24
      5.7.1 Summary 24
      5.7.2 Power Subtotals 24
      5.7.3 Current Subtotals 24
      5.7.4 Thermal 24
      5.7.5 Power Report 25

6 Working 27

7 Appendix 29
   7.1 Verilog Code-Alarm.v 29
   7.2 Synthesis Report 33
   7.3 Post Synthesis Report 45
   7.4 Map Report 46
   7.5 Floor and Route Report 47
   7.6 Static Timing Report 48
1. General Description

The aim of this project is to implement the functionality of a digital alarm clock on an FPGA. As soon as the FPGA is switched on, the clock starts. The alarm can be set using the dip-switches provided on the FPGA board. This is indicated through the LEDs of the corresponding dip switch. The counter keeps rolling and as soon as the alarm goes off, a buzzer like sound is magnified via a speaker.
2. System Requirements

2.1 General Requirements

The Digital Alarm Clock system has the following general requirements:

- It should use low power
- The cost of production should be low
- The software architecture must be modular

2.2 Functional Requirements

The Digital Alarm Clock system should have following Functional Requirements:

- The clock timing should be accurate i.e. no glitches should be present.
- The design should use power judiciously.
- The speaker should play the sound clearly and should be synchronized.

2.3 Memory Requirements

No permanent storage is required. All the data is stored on the programming stack.
3. Overview of the FPGA

3.1 Introduction

The Spartan™-3 family of Field-Programmable Gate Arrays is specifically designed to meet the needs of high volume, cost-sensitive consumer electronic applications. The Spartan-3 family builds on the success of the earlier Spartan-IIIE family by increasing the amount of logic resources, the capacity of internal RAM, the total number of I/Os, and the overall level of performance as well as by improving clock management functions. Because of their exceptionally low cost, Spartan-3 FPGAs are ideally suited to a wide range of consumer electronics applications; including broadband access, home networking, display/projection and digital television equipment.

The Spartan-3 family is a superior alternative to mask programmed ASICs. FPGAs avoid the high initial cost, the lengthy development cycles, and the inherent inflexibility of conventional ASICs. Also, FPGA programmability permits design upgrades in the field with no hardware replacement necessary, an impossibility with ASICs.

3.2 Features

- Low-cost, high-performance logic solution for high-volume, consumer-oriented applications
  - Densities up to 74,880 logic cells
- SelectIO™ signaling
  - Up to 784 I/O pins
  - 622 Mb/s data transfer rate per I/O
  - 18 single-ended signal standards
  - 8 differential I/O standards including LVDS, RSD
  - Termination by Digitally Controlled Impedance
  - Signal swing ranging from 1.14V to 3.45V
  - Double Data Rate (DDR) support
  - DDR, DDR2 SDRAM support up to 333 Mbps
- Logic resources
  - Abundant logic cells with shift register capability
  - Wide, fast multiplexers
  - Fast look-ahead carry logic
  - Dedicated 18 x 18 multipliers
  - JTAG logic compatible with IEEE 1149.1/1532
• SelectRAM™ hierarchical memory
  - Up to 1,872 Kbits of total block RAM
  - Up to 520 Kbits of total distributed RAM
• Digital Clock Manager (up to four DCMs)
  - Clock skew elimination
  - Frequency synthesis
  - High resolution phase shifting
• Eight global clock lines and abundant routing
• Fully supported by Xilinx ISE development system
  - Synthesis, mapping, placement and routing
• MicroBlaze™ processor, PCI, and other cores
• Pb-free packaging options
• Low-power Spartan-3L Family and Automotive Spartan-3 XA Family variants
4. Architectural Overview of the FPGA

4.1 Architectural Overview

The Spartan-3 family architecture consists of five fundamental programmable functional elements:

1. **Configurable Logic Blocks (CLBs)** contain RAM-based Look-Up Tables (LUTs) to implement logic and storage elements that can be used as flip-flops or latches. CLBs can be programmed to perform a wide variety of logical functions as well as to store data.

2. **Input-Output Blocks (IOBs)** control the flow of data between the I/O pins and the internal logic of the device. Each IOB supports bidirectional data flow plus 3-state operation. Twenty-four different signal standards, including seven high-performance differential standards, are available as shown in Table 2. Double Data-Rate (DDR) registers are included. The Digitally Controlled Impedance (DCI) feature provides automatic on-chip terminations, simplifying board designs.

3. **Block RAM** provides data storage in the form of 18-Kbit dual-port blocks.

4. **Multiplier blocks** accept two 18-bit binary numbers as inputs and calculate the product.

5. **Digital Clock Manager (DCM)** blocks provide self-calibrating, fully digital solutions for distributing, delaying, multiplying, dividing, and phase shifting clock signals.

These elements are organized as shown in Figure below. A ring of IOBs surrounds a regular array of CLBs.
4.2 Configurable Logic Blocks (CLBs)

The Configurable Logic Blocks (CLBs) constitute the main logic resource for implementing synchronous as well as combinatorial circuits. Each CLB comprises four interconnected slices. These slices are grouped in pairs. Each pair is organized as a column with an independent carry chain.

- Local routing provides feedback between slices in the same CLB, and it provides routing to neighboring CLBs
- A switch matrix provides access to general routing resources
- Each slice has four outputs
  - Two registered outputs, two non-registered outputs
  - Two BUFTs associated with each CLB, accessible by all 16 CLB outputs
4.2.1 Look Up Tables

- Combinatorial logic is stored in Look-Up Tables (LUTs)
  - Also called Function Generators (FGs)
    - Capacity is limited by the number of inputs, not by the complexity
- Delay through the LUT is constant

The RAM-based function generator — also known as a Look-Up Table or LUT — is the main resource for implementing logic functions. Furthermore, the LUTs in each left-hand slice pair can be configured as Distributed RAM or a 16-bit shift register.

The storage element, which is programmable as either a D-type flip-flop or a level-sensitive latch, provides a means for synchronizing data to a clock signal, among other uses.

The storage elements in the upper and lower portions of the slice are called FFY and FFX, respectively. Wide-function multiplexers effectively combine LUTs in order to permit more complex logic operations.
### 4.3 Input-output Blocks (IOB)

The Input-Output Block (IOB) provides a programmable, bidirectional interface between an I/O pin and the FPGA’s internal logic. There are three main signal paths within the IOB: the output path, input path, and 3-state path. Each path has its own pair of storage elements that can act as either registers or latches.

The three main signal paths are as follows:

- **The input path** carries data from the pad, which is bonded to a package pin, through an optional programmable delay element directly to the I line. There are alternate routes through a pair of storage elements to the IQ1 and IQ2 lines. The IOB outputs I, IQ1, and IQ2 all lead to the FPGA’s internal logic. The delay element can be set to ensure a hold time of zero.

- **The output path**, starting with the O1 and O2 lines, carries data from the FPGA’s internal logic through a multiplexer and then a three-state driver to the IOB pad. In addition to this direct path, the multiplexer provides the option to insert a pair of storage elements.

- **The 3-state path** determines when the output driver is high impedance. The T1 and T2 lines carry data from the FPGA’s internal logic through a multiplexer to the output driver. In addition to this direct path, the multiplexer provides the option to insert a pair of storage elements. When the T1 or T2 lines are asserted High, the output driver is high-impedance (floating, Hi-Z). The output driver is active-Low enabled.

All signal paths entering the IOB, including those associated with the storage elements, have an inverter option. Any inverter placed on these paths is automatically absorbed into the IOB.

There are three pairs of storage elements in each IOB, one pair for each of the three paths. It is possible to configure each of these storage elements as an edge-triggered D-type flip-flop (FD) or a level-sensitive latch (LD). The storage-element-pair on either the Output path or the Three-State path can be used together with a special multiplexer to produce Double-Data-Rate (DDR) transmission. This is accomplished by taking data synchronized to the clock signal’s rising edge and converting them to bits synchronized on both the rising and the falling edge.
4.4 Block RAM

All Spartan-3 devices support block RAM, which is organized as configurable, synchronous 18Kbit blocks. Block RAM stores relatively large amounts of data more efficiently than the distributed RAM feature described earlier. (The latter is better suited for buffering small amounts of data any-where along signal paths) The aspect ratio — i.e., width vs. depth — of each block RAM is configurable. Furthermore, multiple blocks can be cascaded to create still wider and/or deeper memories.

4.4.1 Arrangement of RAM Blocks on die

The XC3S50 has one column of block RAM. The Spartan-3 devices ranging from the XC3S200 to XC3S2000 have two columns of block RAM. The XC3S4000 and XC3S5000 have four columns. The position of the columns on the die is shown in the following figure. For a given device, the total available RAM blocks are distributed equally among the columns. The following table shows the number of RAM blocks, the data storage capacity, and the number of columns for each device.

<table>
<thead>
<tr>
<th>Device</th>
<th>Total Number of RAM Blocks</th>
<th>Total Addressable Locations (bits)</th>
<th>Number of Columns</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC3S50</td>
<td>4</td>
<td>73,728</td>
<td>1</td>
</tr>
<tr>
<td>XC3S200</td>
<td>12</td>
<td>221,184</td>
<td>2</td>
</tr>
<tr>
<td>XC3S400</td>
<td>16</td>
<td>294,912</td>
<td>2</td>
</tr>
<tr>
<td>XC3S1000</td>
<td>24</td>
<td>442,368</td>
<td>2</td>
</tr>
<tr>
<td>XC3S1500</td>
<td>32</td>
<td>589,824</td>
<td>2</td>
</tr>
<tr>
<td>XC3S2000</td>
<td>40</td>
<td>737,280</td>
<td>2</td>
</tr>
<tr>
<td>XC3S4000</td>
<td>96</td>
<td>1,769,472</td>
<td>4</td>
</tr>
<tr>
<td>XC3S5000</td>
<td>104</td>
<td>1,916,928</td>
<td>4</td>
</tr>
</tbody>
</table>
4.4.2 Internal structure of the Block RAM

The block RAM has a dual port structure. The two identical data ports called A and B permit independent access to the common RAM block, which has a maximum capacity of 18,432 bits — or 16,384 bits when no parity lines are used.

Each port has its own dedicated set of data, control and clock lines for synchronous read and write operations. There are four basic data paths, as shown in the figure:

1. Write to and read from Port A
2. Write to and read from Port B
3. Data transfer from Port A to Port B
4. Data transfer from Port B to Port A.
4.4.3 Block RAM Data Operations

Writing data to and accessing data from the block RAM are synchronous operations that take place independently on each of the two ports. The waveforms for the write operation are shown in the following three figures. When the WE and EN signals enable the active edge of CLK, data at the DI input bus is written to the block RAM location addressed by the ADDR lines. There are a number of different conditions under which data can be accessed at the DO outputs. Basic data access always occurs when the WE input is inactive. Under this condition, data stored in the memory location addressed by the ADDR lines passes through a transparent output latch to the DO outputs. The timing for basic data access is shown in the portions of the three figures during which WE is Low.

Data can also be accessed on the DO outputs when asserting the WE input. This is accomplished using two different attributes:

(i) Choosing the WRITE_FIRST attribute,
Data is written to the addressed memory location on an enabled active CLK edge and is also passed to the DO outputs. WRITE_FIRST timing is shown in the portion of the following figure, during which WE is high.
(ii) Choosing the READ_FIRST attribute, data already stored in the addressed location pass to the DO outputs before that location is overwritten with new data from the DI inputs on an enabled active CLK edge. READ_FIRST timing is shown in the portion of the following figure, during which WE is high.

(iii) Choosing a third attribute called NO_CHANGE puts the DO outputs in a latched state when asserting WE. Under this condition, the DO outputs will retain the data driven just before WE was asserted. NO_CHANGE timing is shown in the portion of the following figure, during which WE is high.
4.4.4 Block SelectRAM Resources

- Up to 3.5 Mb of RAM in 18-kb blocks
  - Synchronous read and write
- True dual-port memory
  - Each port has synchronous read and write capability
  - Different clocks for each port
- Supports initial values
- Synchronous reset on output latches
- Supports parity bits
  - One parity bit per eight data bits
4.5 Multiplier Block

All Spartan-3 devices provide embedded multipliers that accept two 18-bit words as inputs to produce a 36-bit product. The input buses to the multiplier accept data in two’s-complement form (either 18-bit signed or 17-bit unsigned). One such multiplier is matched to each block RAM on the die. The close physical proximity of the two ensures efficient data handling. Cascading multipliers permits multiplicands more than three in number as well as wider than 18-bits.

The multiplier is placed in a design using one of two primitives: an asynchronous version called MULT18X18 and a version with a register called MULT18X18S. The signals for these primitives are defined in Table11. The CORE Generator system produces multipliers based on these primitives that can be configured to suit a wide range of requirements.
4.6 Digital Clock Manager

Spartan-3 devices provide flexible, complete control over clock frequency, phase shift and skew through the use of the DCM feature. To accomplish this, the DCM employs a Delay-Locked Loop (DLL), a fully digital control system that uses feedback to maintain clock signal characteristics with a high degree of precision despite normal variations in operating temperature and voltage. This section provides a fundamental description of the DCM. Using Digital Clock Managers (DCMs) in Spartan-3 FPGAs. Each member of the Spartan-3 family has four DCMs, except the smallest, the XC3S50, which has two DCMs. The DCMs are located at the ends of the outermost Block RAM column(s). The Digital Clock Manager is placed in a design as the “DCM” primitive. The DCM supports three major functions:

- Clock-skew Elimination: Clock skew describes the extent to which clock signals may, under normal circumstances, deviate from zero-phase alignment. It occurs when slight differences in path delays cause the clock signal to arrive at different points on the die at different times. This clock skew can increase set-up and hold time requirements as well as clock-to-out time, which may be undesirable in applications operating at a high frequency, when timing is critical. The DCM eliminates clock skew by aligning the output clock signal it generates with another version of the clock signal that is fed back. As a result, the two clock signals establish a zero-phase relationship. This effectively cancels out clock distribution delays that may lie in the signal path leading from the clock output of the DCM to its feedback input.
- Frequency Synthesis: Provided with an input clock signal, the DCM can generate a wide range of different output clock frequencies. This is accomplished by either multiplying and/or dividing the frequency of the input clock signal by any of several different factors.
- Phase Shifting: The DCM provides the ability to shift the phase of all its output clock signals with respect to its input clock signal.

![DCM Functional Blocks and Associated Signals](image-url)
## 5. Design Summary

### ALARM Project Status

<table>
<thead>
<tr>
<th>Project File:</th>
<th>alarm.ise</th>
<th>Current State:</th>
<th>Placed and Routed</th>
</tr>
</thead>
<tbody>
<tr>
<td>Module Name:</td>
<td>alarm</td>
<td>Errors:</td>
<td>No Errors</td>
</tr>
<tr>
<td>Target Device:</td>
<td>xc3s400-4pq208</td>
<td>Warnings:</td>
<td>6 Warnings</td>
</tr>
</tbody>
</table>

### ALARM Partition Summary

<table>
<thead>
<tr>
<th>Partition Name</th>
<th>Synthesis Status</th>
<th>Placement Status</th>
<th>Routing Status</th>
</tr>
</thead>
<tbody>
<tr>
<td>/alarm</td>
<td>Implemented</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Device Utilization Summary

#### Logic Utilization

<table>
<thead>
<tr>
<th>Logic Utilization</th>
<th>Used</th>
<th>Available</th>
<th>Utilization</th>
<th>Note(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of Slice Flip Flops</td>
<td>59</td>
<td>7,168</td>
<td>1%</td>
<td></td>
</tr>
<tr>
<td>Number of 4 input LUTs</td>
<td>125</td>
<td>7,168</td>
<td>1%</td>
<td></td>
</tr>
</tbody>
</table>

#### Logic Distribution

<table>
<thead>
<tr>
<th>Logic Distribution</th>
<th>Used</th>
<th>Available</th>
<th>Utilization</th>
<th>Note(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of occupied Slices</td>
<td>81</td>
<td>3,584</td>
<td>2%</td>
<td></td>
</tr>
<tr>
<td>Number of Slices containing only related logic</td>
<td>81</td>
<td>81</td>
<td>100%</td>
<td></td>
</tr>
<tr>
<td>Number of Slices containing unrelated logic</td>
<td>0</td>
<td>81</td>
<td>0%</td>
<td></td>
</tr>
</tbody>
</table>

#### Total Number 4 input LUTs

<table>
<thead>
<tr>
<th>Total Number 4 input LUTs</th>
<th>Used</th>
<th>Available</th>
<th>Utilization</th>
<th>Note(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>147</td>
<td>7,168</td>
<td>2%</td>
<td></td>
</tr>
</tbody>
</table>

| Number used as logic       | 125  |           |             |         |
| Number used as a route-thru | 22   |           |             |         |
| Number of bonded IOBs     | 29   | 141       | 20%         |         |
**IOB Flip Flops**
19

**Number of GCLKs**
2 8 25%

**Total equivalent gate count for design**
1,605

**Additional JTAG gate count for IOBs**
1,392

**Performance Summary**

<table>
<thead>
<tr>
<th>Final Timing Score:</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Pinout Data:</td>
<td><a href="#">Pinout Report</a></td>
</tr>
<tr>
<td>Routing Results:</td>
<td>All Signals Completely Routed</td>
</tr>
<tr>
<td>Clock Data:</td>
<td><a href="#">Clock Report</a></td>
</tr>
<tr>
<td>Timing Constraints:</td>
<td>All Constraints Met</td>
</tr>
</tbody>
</table>

**Detailed Reports**

<table>
<thead>
<tr>
<th>Report Name</th>
<th>Status</th>
<th>Generated</th>
<th>Errors</th>
<th>Warnings</th>
<th>Infos</th>
</tr>
</thead>
<tbody>
<tr>
<td>Synthesis Report</td>
<td>Current</td>
<td>Mon 15. Nov 16:26:50 2010</td>
<td>0</td>
<td>4 Warnings</td>
<td>3 Infos</td>
</tr>
<tr>
<td>Translation Report</td>
<td>Current</td>
<td>Mon 15. Nov 16:28:04 2010</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Map Report</td>
<td>Current</td>
<td>Mon 15. Nov 16:28:11 2010</td>
<td>0</td>
<td>0</td>
<td>3 Infos</td>
</tr>
<tr>
<td>Place and Route Report</td>
<td>Current</td>
<td>Mon 15. Nov 16:28:23 2010</td>
<td>0</td>
<td>2 Warnings</td>
<td>2 Infos</td>
</tr>
<tr>
<td>Static Timing Report</td>
<td>Current</td>
<td>Mon 15. Nov 16:28:27 2010</td>
<td>0</td>
<td>0</td>
<td>2 Infos</td>
</tr>
</tbody>
</table>

Bitgen Report

**Secondary Reports**

<table>
<thead>
<tr>
<th>Report Name</th>
<th>Status</th>
<th>Generated</th>
</tr>
</thead>
<tbody>
<tr>
<td>Xplorer Report</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
5.1 Block Diagram

- 22 bits input
- Clock 4 MHz
- Segments 0, 1, 2, 3
- Display
- Alarm at 1 second
- Speaker
- 1/2 second clock
- C[4:0]
- [6:0]
- Alarm at 1 kHz
5.2 RTL Schematic

---

Level 1

- alarmin(5:0)
- alarmsec(5:0)
- alarmed
- clkip
- rst
- set

- cs(3:0)
- display(6:0)
- alarm
- speaker

Level 2

5.3 Testbench Waveform

<table>
<thead>
<tr>
<th>Now: 1200 ns</th>
<th>0 ns</th>
<th>240 ns</th>
<th>480 ns</th>
<th>720 ns</th>
<th>960 ns</th>
<th>1200 ns</th>
</tr>
</thead>
<tbody>
<tr>
<td>display[8:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarm</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>cs[3:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>speaker</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>set</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmrst</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmmin[5:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmmin...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmmin...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmmin...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmmin...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmmin...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec[5:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TX_FILE[31:0]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>TX_ERROR...</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
5.4 Floorplan Design
5.5 Clock Route
### 5.6 Pin Configuration

<table>
<thead>
<tr>
<th>U/O Name</th>
<th>I/O Direction</th>
<th>Loc</th>
<th>Bank</th>
<th>I/O Std</th>
<th>Vccol</th>
<th>Vccol Dir</th>
<th>Trermation</th>
<th>Slew</th>
<th>Delay</th>
<th>Diff Type</th>
<th>Pin Name</th>
<th>Local Clock</th>
</tr>
</thead>
<tbody>
<tr>
<td>main</td>
<td>Input</td>
<td>p13</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>main</td>
<td>Input</td>
<td>p120</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>main</td>
<td>Input</td>
<td>p128</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>main</td>
<td>Input</td>
<td>p146</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>main</td>
<td>Input</td>
<td>p125</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>main</td>
<td>Input</td>
<td>p124</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmt</td>
<td>Input</td>
<td>p147</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec05</td>
<td>Input</td>
<td>p141</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec10</td>
<td>Input</td>
<td>p140</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec15</td>
<td>Input</td>
<td>p138</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec20</td>
<td>Input</td>
<td>p138</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec25</td>
<td>Input</td>
<td>p137</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>alarmsec30</td>
<td>Input</td>
<td>p135</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>clock</td>
<td>Input</td>
<td>p36</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ccl</td>
<td>Output</td>
<td>p76</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>cc-b</td>
<td>Output</td>
<td>p76</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>cc-b2</td>
<td>Output</td>
<td>p76</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display1</td>
<td>Output</td>
<td>p152</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display2</td>
<td>Output</td>
<td>p153</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display3</td>
<td>Output</td>
<td>p154</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display4</td>
<td>Output</td>
<td>p155</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display5</td>
<td>Output</td>
<td>p156</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display6</td>
<td>Output</td>
<td>p157</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display7</td>
<td>Output</td>
<td>p158</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display8</td>
<td>Output</td>
<td>p159</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>display9</td>
<td>Output</td>
<td>p160</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>set</td>
<td>Input</td>
<td>p43</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>speaker</td>
<td>Output</td>
<td>p150</td>
<td>BANK1</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td>Unknown</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
5.7 Power Analysis

5.7.1 Summary

<table>
<thead>
<tr>
<th>Voltage (V)</th>
<th>Current (mA)</th>
<th>Power (mW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vccint</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Dynamic</td>
<td>0.05</td>
<td>0.06</td>
</tr>
<tr>
<td>Quiescent</td>
<td>15.46</td>
<td>18.55</td>
</tr>
<tr>
<td>Vccain</td>
<td>2.5</td>
<td></td>
</tr>
<tr>
<td>Dynamic</td>
<td>0.00</td>
<td>0.00</td>
</tr>
<tr>
<td>Quiescent</td>
<td>15.00</td>
<td>37.50</td>
</tr>
<tr>
<td>Vcco25</td>
<td>2.5</td>
<td></td>
</tr>
<tr>
<td>Dynamic</td>
<td>0.31</td>
<td>0.77</td>
</tr>
<tr>
<td>Quiescent</td>
<td>0.00</td>
<td>0.00</td>
</tr>
<tr>
<td>Total Power</td>
<td></td>
<td>56.88</td>
</tr>
</tbody>
</table>

Startup Current (mA) 0.00
Battery Capacity (mAHours) 1000.00
Battery Life (Hours) 32.45

5.7.2 Power Subtotals

<table>
<thead>
<tr>
<th>Power Subtotal (mW)</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clocks Power</td>
<td>0.00</td>
</tr>
<tr>
<td>Inputs Power</td>
<td>0.00</td>
</tr>
<tr>
<td>Logic Power</td>
<td>0.03</td>
</tr>
<tr>
<td>Outputs Power</td>
<td>0.77</td>
</tr>
<tr>
<td>Signals Power</td>
<td>0.03</td>
</tr>
</tbody>
</table>

5.7.3 Current Subtotals

<table>
<thead>
<tr>
<th>Current (mA)</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clocks Current</td>
<td>0.00</td>
</tr>
<tr>
<td>cclkp_BUFG/P/BUFG Current</td>
<td>0.00</td>
</tr>
<tr>
<td>set_BUFG/P/BUFG Current</td>
<td>0.00</td>
</tr>
<tr>
<td>Inputs Current</td>
<td>0.00</td>
</tr>
<tr>
<td>Logic Current</td>
<td>0.02</td>
</tr>
<tr>
<td>Outputs</td>
<td></td>
</tr>
<tr>
<td>Vcco25 Current</td>
<td>0.31</td>
</tr>
<tr>
<td>Signals Current</td>
<td>0.02</td>
</tr>
</tbody>
</table>
5.7.4 Thermal

<table>
<thead>
<tr>
<th>Ambient Temperature (°C)</th>
<th>25</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction Temperature (°C)</td>
<td>26.99</td>
</tr>
<tr>
<td>Case Temperature (°C)</td>
<td>25.58</td>
</tr>
<tr>
<td>Part Type</td>
<td>Commercial</td>
</tr>
<tr>
<td>Airflow (LFM)</td>
<td>0</td>
</tr>
<tr>
<td>Package</td>
<td>pq208</td>
</tr>
<tr>
<td><strong>Total Power (mW)</strong></td>
<td>56.88</td>
</tr>
</tbody>
</table>

5.7.5 Power Report

Release 8.2i - XPower SoftwareVersion:1.31 Copyright (c) 1995-2006 Xilinx, Inc. All rights reserved.
Copyright (c) 1995-2006 Xilinx, Inc. All rights reserved.

| Design: | C:\Users\Yash\Desktop\alarm_clock\alarm.ncd |
| Preferences: | alarm.pcf |
| VCD File: | C:\Users\Yash\Desktop\alarm_clock\xpower3.vcd |
| Part: | 3s400pq208-4 |
| Data version: | ADVANCED,v1.0,11-03-03 |

XPowere and Datasheet may have some Quiescent Current differences. This is due to the fact that the quiescent numbers in XPower are based on measurements of real designs with active functional elements reflecting real world design scenarios.

<table>
<thead>
<tr>
<th>Power summary:</th>
<th><strong>I(mA)</strong></th>
<th><strong>P(mW)</strong></th>
</tr>
</thead>
<tbody>
<tr>
<td>Total estimated power consumption:</td>
<td></td>
<td>57</td>
</tr>
<tr>
<td>Vccint 1.20V:</td>
<td>16</td>
<td>19</td>
</tr>
<tr>
<td>Vccaux 2.50V:</td>
<td>15</td>
<td>38</td>
</tr>
<tr>
<td>Vcco25 2.50V:</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Clocks:</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Inputs:</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Logic:</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Outputs:</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Vcco25</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Signals:</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Quiescent Vccint 1.20V:</td>
<td>15</td>
<td>19</td>
</tr>
<tr>
<td>-----------------------</td>
<td>----</td>
<td>----</td>
</tr>
<tr>
<td>Quiescent Vccaux 2.50V:</td>
<td>15</td>
<td>38</td>
</tr>
</tbody>
</table>

**Thermal summary:**

<table>
<thead>
<tr>
<th>Estimated junction temperature:</th>
<th>27°C</th>
</tr>
</thead>
<tbody>
<tr>
<td>Ambient temp:</td>
<td>25°C</td>
</tr>
<tr>
<td>Case temp:</td>
<td>27°C</td>
</tr>
<tr>
<td>Theta J-A range:</td>
<td>35 - 35°C/W</td>
</tr>
</tbody>
</table>

**Decoupling Network Summary:**

<table>
<thead>
<tr>
<th>Capacitor Recommendations:</th>
<th>Cap Range (uF)</th>
<th>#</th>
</tr>
</thead>
<tbody>
<tr>
<td>Total for Vccint</td>
<td></td>
<td></td>
</tr>
<tr>
<td>470.0-1000.0</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>0.0100-0.0470</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0.0010-0.0047</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>Total for Vccaux</td>
<td></td>
<td></td>
</tr>
<tr>
<td>470.0-1000.0</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>0.0470-0.2200</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0.0100-0.0470</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>0.0010-0.0047</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Total for Vcco25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>470.0-1000.0</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>0.0470-0.2200</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>0.0100-0.0470</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>0.0010-0.0047</td>
<td>4</td>
<td></td>
</tr>
</tbody>
</table>

Analysis completed: Mon Nov 15 21:02:10 2010

**For a General Battery with a capacity of 1000mA Hours, the battery would last for about 32.45 hours.**
6. Working

Generating different frequencies' clock:
FPGA provides 4 MHz clock by default. To achieve 1 Hz clock we are taking 22 bit
register which can go up to 4194304 value which is approximately 4000000. The 22nd
bit of this register toggles its value at every .5 second and has frequency of 1Hz.
For getting 1 KHz frequency we take the 12th bit of the register which toggles after
every .5 ms.

Working of digital clock:
- We are taking four variables seg3 to seg-0 (from MSB to LSB).
- At every one second we just increment the value of seg-0. When seg-0 reach at 9
it makes seg-1 to increment by 1 and reset its own value to 0.
- When seg-0 reaches at 9 and seg-1 reaches at 5 we make seg-2 incremented by 1
and reset both seg-0 and seg-1 to 0. (This is because every minute have 60
seconds.)
- When seg-2 reaches at 9 and also seg-1 and seg-0 at 5 and 9 respectively then
seg-3 get incremented by 1.
- After every 60 minutes clock starts counting again from 0 second.
- There is a set alarm button given to make clock start from the beginning at any
point of time.

Seven segment display algorithm:
We are assigning the variables seg-3 - seg-0 to four seven-segment LEDs and then at
1 KHz frequency we show LEDs one by one
in order to make it look continuous.

Alarm:
Total 12 input ports have been used in this to set alarm. Six ports to set seconds and
other six to set minutes. After setting values on this input port by pressing set key we
are fixing the alarm value in order to make it activated. Now at every second the
logic will check whether the set value matches with the current time of the digital
clock. When match happens an LED will become on and the speaker starts
generating volume of two different frequencies.
**Speaker:**
When the alarm match take place, a variable starts toggling at the desired frequency rate for 0.5 second and for other 0.5 second that same variable changes its toggling frequency to some other value. By this we get two different values of frequency and it sounds like a beep or siren. It goes on until we press resetalarm button.
7. Appendix

7.1 Verilog Code

`timescale 1ns / 1ps

module alarm(input clkip ,input [5:0] alarmsec ,input [5:0] alarmmin ,input set ,input rst ,input alarmrst ,output  reg [6:0]display,output reg [3:0]cs=4'b0001 ,output reg alarm = 0 ,output reg speaker = 0);

reg [21:0] clkreg = 0;
wire clkone = clkreg[21];
wire clk1kay = clkreg[11];

reg [5:0] min,sec;
reg [5:0] amin,asec;
wire [3:0] predisplay;
parameter clkdivider = 4000000/440/2;

reg [3:0] seg1 = 0,seg2=0 ,seg3=0,seg0 = 0;
assign predisplay = (~cs[3]&&~cs[2]&&~cs[1]&&cs[0])?
seg0:(~cs[3]&&~cs[2]&&cs[1]&&~cs[0])?seg1:(~cs[3]&&cs[2]&&~cs[1]&&~cs[0])?seg2:seg3;

reg [14:0] counter;
always @(posedge clkip) if(counter==0) counter <= (clkreg[21] ? clkdivider-1 :
clkdivider/2-1); else counter <= counter-1;

always @(posedge clkip)
begin
if(alarm == 0)
speaker <=0 ;
else if(counter==0) speaker <= ~speaker;
end

always @(posedge set)
begin
amin = alarmmin;
asec = alarmsec;
end

always @(posedge clkip)
begin
clkreg = clkreg + 1'b1;
end

//every one second
always @(posedge clkone )
begin
min = seg3*4'b1010 + seg2;
sec = seg1*4'b1010 + seg0 + 1;
if(alarm == 0 && min == amin && sec == asec)
begin
alarm = 1;
end
if(rst == 0)begin seg0 = 0; seg1 = 0; seg2 = 0; seg3 = 0;end

if(alarmrst == 0) begin alarm = 0; end

if(seg3 == 5 && seg2 == 9 && seg0 == 9 && seg1 == 5)
beg
seg3 = 0;
seg2 = 0;
seg1 = 0;
seg0 = 0;
end

else if(seg2 == 9 && seg0 == 9 && seg1 == 5)
beg
seg3 = seg3 + 1;
seg2 = 0;
seg1 = 0;
seg0 = 0;
end

else if(seg0 == 9 && seg1 == 5)
beg
seg2 = seg2 + 1;
seg1 = 0;
seg0 = 0;
end

else if(seg0 == 9)
beg
seg1 = seg1 + 1;
seg0 = 0;
end

else seg0 = seg0 + 1;

end

// for the seven segment display
always @ (posedge clk1kay)
begin
    cs = {cs[2],cs[1],cs[0],cs[3]};
    case(predisplay)
        4'b0000: display = 7'b1111110;
        4'b0001: display = 7'b0110000;
        4'b0010: display = 7'b1101101;
        4'b0011: display = 7'b1111001;
        4'b0100: display = 7'b0110011;
        4'b0101: display = 7'b1011011;
        4'b0110: display = 7'b1011111;
        4'b0111: display = 7'b1110000;
        4'b1000: display = 7'b1111111;
        4'b1001: display = 7'b1110011;
        default: display = 7'b0000000;
    endcase
end
endmodule
### 7.2 Synthesis Report

8.  
9.  
10.  * Synthesis Options Summary  
11.  
12.  **** Source Parameters  
13.  Input File Name : "alarm.prj"  
15.  Ignore Synthesis Constraint File : NO  
16.  
17.  **** Target Parameters  
18.  Output File Name : "alarm"  
19.  Output Format : NGC  
20.  Target Device : xc3s400-4-pq208  
21.  
22.  **** Source Options  
23.  Top Module Name : alarm  
25.  FSM Encoding Algorithm : Auto  
26.  FSM Style : lut  
27.  RAM Extraction : Yes  
28.  RAM Style : Auto  
29.  ROM Extraction : Yes  
30.  Mux Style : Auto  
31.  Decoder Extraction : YES  
32.  Priority Encoder Extraction : YES  
33.  Shift Register Extraction : YES  
34.  Logical Shifter Extraction : YES  
35.  XOR Collapsing : YES  
36.  ROM Style : Auto  
37.  Mux Extraction : YES  
38.  Resource Sharing : YES  
39.  Multiplier Style : auto  
40.  Automatic Register Balancing : No  
41.  
42.  **** Target Options  
43.  Add IO Buffers : YES  
44.  Global Maximum Fanout : 500  
45.  Add Generic Clock Buffer(BUFG) : 8  
46.  Register Duplication : YES  
47.  Slice Packing : YES  
48.  Pack IO Registers into IOBs : auto  
49.  Equivalent register Removal : YES  
50.  
51.  **** General Options  
52.  Optimization Goal : Speed  
53.  Optimization Effort : 1
54. Keep Hierarchy : NO 
55. RTL Output : Yes 
56. Global Optimization : AllClockNets 
57. Write Timing Constraints : NO 
58. Hierarchy Separator : / 
59. Bus Delimiter : <> 
60. Case Specifier : maintain 
61. Slice Utilization Ratio : 100 
62. Slice Utilization Ratio Delta : 5 
63. 
64. ---- Other Options 
65. iso : alarm.lso 
66. Read Cores : YES 
67. cross_clock_analysis : NO 
68. verilog2001 : YES 
69. safe_implementation : No 
70. Optimize Instantiated Primitives : NO 
71. use_clock_enable : Yes 
72. use_sync_set : Yes 
73. use_sync_reset : Yes 
74. 
75. ================================ 
76. 
77. 
78. * HDL Compilation * 
79. 
80. Compiling verilog file "../alarm_clock/alarm.v" in library work 
81. Module <alarm> compiled 
82. No errors in compilation 
83. Analysis of file <"alarm.prj"> succeeded. 
84. 
85. 
86. 
87. * Design Hierarchy Analysis * 
88. 
89. Analyzing hierarchy for module <alarm> in library <work> with parameters. 
90. clkdivider = "00000000000000000001000111000001" 
91. 
92. Building hierarchy successfully finished. 
93. 
94. 
95. * HDL Analysis * 
96. 
97. Design Repository: return true for module <alarm> 
98. Analyzing top module <alarm>. 
99. clkdivider = 32'sb0000000000000000000000000000100111000001 
100. Module <alarm> is correct for synthesis. 
101.
Performing bidirectional port resolution...

Synthesizing Unit <alarm>.

Related source file is "../../alarm_clock/alarm.v".

WARNING:Xst:646 - Signal <min> is assigned but never used.

WARNING:Xst:646 - Signal <sec> is assigned but never used.

WARNING:Xst:643 - "../../alarm_clock/alarm.v" line 84: The result of a 4x4-bit multiplication is partially used. Only the 6 least significant bits are used. If you are doing this on purpose, you may safely ignore this warning. Otherwise, make sure you are not losing information, leading to unexpected circuit behavior.

WARNING:Xst:643 - "../../alarm_clock/alarm.v" line 85: The result of a 4x4-bit multiplication is partially used. Only the 6 least significant bits are used. If you are doing this on purpose, you may safely ignore this warning. Otherwise, make sure you are not losing information, leading to unexpected circuit behavior.

Found 16x7-bit ROM for signal <$mux0004> created at line 136.

Found 4-bit register for signal <cs>.

Found 1-bit register for signal <speaker>.

Found 1-bit register for signal <alarm>.

Found 7-bit register for signal <display>.

Found 4-bit adder for signal <$add0000> created at line 128.

Found 4-bit adder for signal <$addsub0000> created at line 124.

Found 4-bit adder for signal <$addsub0001> created at line 117.

Found 4-bit adder for signal <$addsub0002> created at line 109.

Found 6-bit comparator equal for signal <$cmp_eq0001> created at line 87.

Found 6-bit comparator equal for signal <$cmp_eq0002> created at line 87.

Found 4x4-bit multiplier for signal <$mult0004> created at line 84.

Found 4x4-bit multiplier for signal <$mult0005> created at line 85.

Found 6-bit adder for signal <$old_min_1>.

Found 6-bit adder for signal <$old_sec_2>.

Found 6-bit register for signal <amin>.

Found 6-bit register for signal <asec>.

Found 22-bit up counter for signal <clkreg>.

Found 15-bit down counter for signal <counter>.

Found 4-bit register for signal <seg0>.

Found 4-bit register for signal <seg1>.

Found 4-bit register for signal <seg2>.

Found 4-bit register for signal <seg3>.

Summary:

inferred 1 ROM(s).

inferred 2 Counter(s).

inferred 41 D-type flip-flop(s).

inferred 6 Adder/Subtractor(s).

inferred 2 Multiplier(s).

inferred 2 Comparator(s).

Unit <alarm> synthesized.
148.
149.========================================================================
150. HDL Synthesis Report
151.
152. Macro Statistics
153. # ROMs : 1
154. 16x7-bit ROM : 1
155. # Multipliers : 2
156. 4x4-bit multiplier : 2
157. # Adders/Subtractors : 6
158. 4-bit adder : 4
159. 6-bit adder : 2
160. # Adders/Subtractors : 6
161. 15-bit down counter : 1
162. 22-bit up counter : 1
163. # Registers : 10
164. 1-bit register : 2
165. 4-bit register : 5
166. 6-bit register : 2
167. 7-bit register : 1
168. # Comparators : 2
169. 6-bit comparator equal : 2
170.
171. ====ADVANCED HDL SYNTHESIS====
172.
173. Loading device for application Rf_Device from file '3s400.nph' in environment H:\Xilinx.
174. INFO:Xst:1647 - Data output of ROM <Mrom__mux0004> is tied to register <display>.
175. INFO:Xst:2506 - In order to maximize performance and save block RAM resources,
   this small ROM will be implemented on LUT. If you want to force its implementation on
   block, use option/constraint rom_style.
181. ==============================Advanced HDL Synthesis Report==================================

184. Macro Statistics
185. # ROMs : 1
186. 16x7-bit ROM : 1
187. # Multipliers : 2
188. 4x4-bit multiplier : 2
189. # Adders/Subtractors : 6
190. 4-bit adder : 4
191. 6-bit adder : 2
192. # Counters : 2
193. 15-bit down counter : 1
194. 22-bit up counter : 1
195. # Registers : 41
196. Flip-Flops : 41
197. # Comparators : 2
198. 6-bit comparator equal : 2
199.

200. ==============================Final Register Report==================================

203.* Low Level Synthesis*
204.============================================================

206. Optimizing unit <alarm> ...
207.
208. Mapping all equations...
209. Building and optimizing final netlist ...
210. Found area constraint ratio of 100 (+ 5) on block alarm, actual ratio is 2.
211.
212. Final Macro Processing ...
213.
214.============================================================

215. Final Register Report
216.
217. Macro Statistics
218. # Registers : 78
219. Flip-Flops : 78
220.
221.============================================================

222.
223.============================================================

225. EHD Project- Digital Alarm Clock
Partition Report

Partition Implementation Status

Preserved Partitions:

Implemented Partitions:

Partition "/alarm":
There was no implementation for this Partition.

Partition NGC Files

Partition "/alarm":
NGC File: alarm.ngc

Final Report

RTL Top Level Output File Name     : alarm.ngr
Top Level Output File Name         : alarm
Output Format                      : NGC
Optimization Goal                  : Speed
Keep Hierarchy                     : NO

Design Statistics
# IOs                              : 29

Cell Usage :
# BELS                             : 227
# GND                              : 1
# INV                              : 18
# LUT1                             : 22
# LUT2                             : 17
# LUT2_D                           : 1
# LUT3                             : 22
# LUT3_D                           : 3
# LUT3_L                           : 2
# LUT4                             : 49
273.# LUT4_D : 8
274.# LUT4_L : 8
275.# MUXCY : 35
276.# MUXFS : 4
277.# VCC : 1
278.# XORCY : 36
279.# FlipFlops/Latches : 78
280.# FD : 57
281.# FDR : 17
282.# FDRE : 2
283.# FDS : 2
284.# Clock Buffers : 2
285.# BUFGP : 2
286.# IO Buffers : 27
287.# IBUF : 14
288.# OBUF : 13
289.=================================================================================================
290.
291.Device utilization summary:
292.-------------------------------
293.
294.Selected Device : 3s400pq208-4
295.
296. Number of Slices: 78 out of 3584 2%
297. Number of Slice Flip Flops: 66 out of 7168 0%
298. Number of 4 input LUTs: 150 out of 7168 2%
299. Number of IOs: 29
300. Number of bonded IOBs: 29 out of 141 20%
301. IOB Flip Flops: 12
302. Number of GCLKs: 2 out of 8 25%
303.
304.
305.=================================================================================================
306.TIMING REPORT
307.
308.NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.
309. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.
310.
311.
312.Clock Information:
313.-------------------
314.=================================================================================================
315.Clock Signal       | Clock buffer(FF name) | Load |
316.=================================================================================================
317.set                | BUFGP                | 12   |
318.clkreg_21          | NONE(seg1_2)         | 17   |
319.clkreg_11          | NONE(cs_1)           | 11   |
320.clkip              | BUFGP                | 38   |
321.=================================================================================================
322. INFO: Xst:2169 - HDL ADVISOR - Some clock signals were not automatically buffered by XST with
BUFG/BUFR resources. Please use the buffer_type constraint in order to insert these buffers to the clock
signals to help prevent skew problems.

323.
324. Asynchronous Control Signals Information:
325. 
326. No asynchronous control signals found in this design
327.
328. Timing Summary:
329. 
330. Speed Grade: -4
331.
332. Minimum period: 8.938ns (Maximum Frequency: 111.882MHz)
333. Minimum input arrival time before clock: 8.421ns
334. Maximum output required time after clock: 7.367ns
335. Maximum combinational path delay: No path found
336.
337. Timing Detail:
338. 
339. All values displayed in nanoseconds (ns)
340.
341. Timing constraint: Default period analysis for Clock 'clkreg_21'
342. Clock period: 8.938ns (frequency: 111.882MHz)
343. Total number of paths / destination ports: 407 / 33
344.
345. Delay: 8.938ns (Levels of Logic = 5)
346. Source: seg1_0 (FF)
347. Destination: alarm (FF)
348. Source Clock: clkreg_21 rising
349. Destination Clock: clkreg_21 rising
350.
351. Data Path: seg1_0 to alarm
352. Gate  Net
353. Cell:in>out  fanout  Delay  Delay Logical Name (Net Name)
354. ----------------------------------------  --------------
355. FDR:C->Q        16  0.720  1.432  seg1_0 (seg1_0)
356. LUT3:I1->O     1  0.551  0.000  Madd__old_sec_2_cy<2>11_SW1_F (N384)
357. MUXF5:I0->O    1  0.360  0.996  Madd__old_sec_2_cy<2>11_SW1 (N377)
358. LUT3_D:I1->O   1  0.551  0.827  Madd__old_sec_2_cy<3>11 (Madd__old_sec_2_cy<3>)
359. LUT4:I3->O     1  0.551  0.996  _and000017 (_and0000_map51)
360. LUT4:I1->O     1  0.551  0.801  _and0000234 (_and0000)
361. FDRE:CE       16  0.360  alarm
362. ----------------------------------------  --------------
363. Total 8.938ns (3.886ns logic, 5.052ns route)
364. (43.5% logic, 56.5% route)
365.
366.
367. Timing constraint: Default period analysis for Clock 'clkreg_11'
Clock period: 7.813ns (frequency: 127.992MHz)
Total number of paths / destination ports: 452 / 12

---

Delay: 7.813ns (Levels of Logic = 4)
Source: cs_2 (FF)
Destination: display_0 (FF)
Source Clock: clkreg_11 rising
Destination Clock: clkreg_11 rising

Data Path: cs_2 to display_0

<table>
<thead>
<tr>
<th>Gate</th>
<th>Net</th>
<th>Cell:</th>
<th>in -&gt; o</th>
<th>fanout</th>
<th>Delay</th>
<th>Logical Name (Net Name)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FD:C</td>
<td>&gt;Q</td>
<td></td>
<td>2</td>
<td>0.720</td>
<td>1.342</td>
<td>cs_2 (cs_2)</td>
</tr>
<tr>
<td>LUT4:I0</td>
<td>&gt;o</td>
<td></td>
<td>4</td>
<td>0.551</td>
<td>0.943</td>
<td>predisplay&lt;3&gt;31 (N211)</td>
</tr>
<tr>
<td>LUT4:I3</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.551</td>
<td>0.996</td>
<td>predisplay&lt;2&gt;9 (predisplay&lt;2&gt;_map19)</td>
</tr>
<tr>
<td>LUT2:I1</td>
<td>&gt;o</td>
<td></td>
<td>7</td>
<td>0.551</td>
<td>1.405</td>
<td>predisplay&lt;2&gt;10 (predisplay&lt;2&gt;)</td>
</tr>
<tr>
<td>LUT4:I0</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.551</td>
<td>0.000</td>
<td>Mrom__mux00046 (N7)</td>
</tr>
<tr>
<td>FD:D</td>
<td></td>
<td></td>
<td>0.203</td>
<td></td>
<td></td>
<td>display_5</td>
</tr>
</tbody>
</table>

Total: 7.813ns (3.127ns logic, 4.686ns route)
(40.0% logic, 60.0% route)

---

Timing constraint: Default period analysis for Clock 'clkip'
Clock period: 6.473ns (frequency: 154.488MHz)
Total number of paths / destination ports: 622 / 41

Delay: 6.473ns (Levels of Logic = 17)
Source: counter_0 (FF)
Destination: counter_14 (FF)
Source Clock: clkip rising
Destination Clock: clkip rising

Data Path: counter_0 to counter_14

<table>
<thead>
<tr>
<th>Gate</th>
<th>Net</th>
<th>Cell:</th>
<th>in -&gt; o</th>
<th>fanout</th>
<th>Delay</th>
<th>Logical Name (Net Name)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FD:C</td>
<td>&gt;Q</td>
<td></td>
<td>2</td>
<td>0.720</td>
<td>1.216</td>
<td>counter_0 (counter_0)</td>
</tr>
<tr>
<td>LUT1:I0</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.551</td>
<td>0.000</td>
<td>counter_0_rt (counter_0_rt)</td>
</tr>
<tr>
<td>MUXCY:S</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.500</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;0&gt; (Mcount_counter_cy&lt;0&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;1&gt; (Mcount_counter_cy&lt;1&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;2&gt; (Mcount_counter_cy&lt;2&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;3&gt; (Mcount_counter_cy&lt;3&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;4&gt; (Mcount_counter_cy&lt;4&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;5&gt; (Mcount_counter_cy&lt;5&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;6&gt; (Mcount_counter_cy&lt;6&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;7&gt; (Mcount_counter_cy&lt;7&gt;)</td>
</tr>
<tr>
<td>MUXCY:CI</td>
<td>&gt;o</td>
<td></td>
<td>1</td>
<td>0.064</td>
<td>0.000</td>
<td>Mcount_counter_cy&lt;8&gt; (Mcount_counter_cy&lt;8&gt;)</td>
</tr>
</tbody>
</table>
418. MUXCY:Cl->O  1 0.064  0.000  Mcount_counter_cy<9> (Mcount_counter_cy<9>)
419. MUXCY:Cl->O  1 0.064  0.000  Mcount_counter_cy<10> (Mcount_counter_cy<10>)
420. MUXCY:Cl->O  1 0.064  0.000  Mcount_counter_cy<11> (Mcount_counter_cy<11>)
421. MUXCY:Cl->O  1 0.064  0.000  Mcount_counter_cy<12> (Mcount_counter_cy<12>)
422. MUXCY:Cl->O  0 0.064  0.000  Mcount_counter_cy<13> (Mcount_counter_cy<13>)
423. XORCY:Cl->O  1 0.904  0.996  Mcount_counter_xor<14> (Result<14>1)
424. LUT2:I1->O  1 0.551  0.000  counter_Eqn_141 (counter_Eqn_14)
425. FD:D              0.203          counter_14

426. ----------------------------------
427. Total                      6.473ns (4.261ns logic, 2.212ns route)
428. (65.8% logic, 34.2% route)
429. 
430.==================================================================================
431. Timing constraint: Default OFFSET IN BEFORE for Clock 'set'
432. Total number of paths / destination ports: 12 / 12
433.==================================================================================
434. Offset:              1.825ns (Levels of Logic = 1)
435. Source:            alarmmin<0> (PAD)
436. Destination:      amin_0 (FF)
437. Destination Clock: set rising
438. 
439. Data Path: alarmmin<0> to amin_0
440. 
441. Cell:in->out fanout Delay Delay Logical Name (Net Name)
442. ----------------------------------------
443. IBUF:I->O            1 0.821  0.801  alarmmin_0_IBUF (alarmmin_0_IBUF)
444. FD:D              0.203          amin_0
445. ----------------------------------------
446. Total                      1.825ns (1.024ns logic, 0.801ns route)
447. (56.1% logic, 43.9% route)
448. 
449.==================================================================================
450. Timing constraint: Default OFFSET IN BEFORE for Clock 'clkreg_21'
451. Total number of paths / destination ports: 110 / 33
452.==================================================================================
453. Offset:              8.421ns (Levels of Logic = 4)
454. Source:            rst (PAD)
455. Destination:       seg3_0 (FF)
456. Destination Clock: clkreg_21 rising
457. 
458. Data Path: rst to seg3_0
459. 
460. Cell:in->out fanout Delay Delay Logical Name (Net Name)
461. ----------------------------------------
462. IBUF:I->O            30 0.821  2.181  rst_IBUF (rst_IBUF)
463. LUT3:I0->O            1 0.551  0.827  _and000111_SW0_SW1 (N380)
464. LUT4_D:I3->O          1 0.551  0.996  _and000111_SW0 (N363)
465. LUT4:I1->O            4 0.551  0.917  _and0001 (_and0001)
466. FDR:R              1.026          seg3_2
Total 8.421ns (3.500ns logic, 4.921ns route)
(41.6% logic, 58.4% route)

Timing constraint: Default OFFSET OUT AFTER for Clock 'clkip'
Total number of paths / destination ports: 1 / 1

Offset: 7.241ns (Levels of Logic = 1)
Source: speaker (FF)
Destination: speaker (PAD)
Source Clock: clkip rising

Data Path: speaker to speaker

<table>
<thead>
<tr>
<th>Gate</th>
<th>Net</th>
</tr>
</thead>
<tbody>
<tr>
<td>FDRE:C-&gt;Q 2 0.720 0.877 speaker (speaker_OBUF)</td>
<td></td>
</tr>
<tr>
<td>OBUF:I-&gt;O 5.644 speaker_OBUF (speaker)</td>
<td></td>
</tr>
</tbody>
</table>

Total 7.241ns (6.364ns logic, 0.877ns route)
(87.9% logic, 12.1% route)

Timing constraint: Default OFFSET OUT AFTER for Clock 'clkreg_21'
Total number of paths / destination ports: 1 / 1

Offset: 7.271ns (Levels of Logic = 1)
Source: alarm (FF)
Destination: alarm (PAD)
Source Clock: clkreg_21 rising

Data Path: alarm to alarm

<table>
<thead>
<tr>
<th>Gate</th>
<th>Net</th>
</tr>
</thead>
<tbody>
<tr>
<td>FDRE:C-&gt;Q 3 0.720 0.907 alarm (alarm_OBUF)</td>
<td></td>
</tr>
<tr>
<td>OBUF:I-&gt;O 5.644 alarm_OBUF (alarm)</td>
<td></td>
</tr>
</tbody>
</table>

Total 7.271ns (6.364ns logic, 0.907ns route)
(87.5% logic, 12.5% route)

Timing constraint: Default OFFSET OUT AFTER for Clock 'clkreg_11'
Total number of paths / destination ports: 11 / 11

Offset: 7.367ns (Levels of Logic = 1)
Source: cs_3 (FF)
Destination: cs<3> (PAD)
516. Source Clock: clkreg_11 rising
517.
518. Data Path: cs_3 to cs<3>
519.
520. Cell:in->out fanout Delay Delay Logical Name (Net Name)
521. ---------------------------------------- ------------
522. FD:C->Q  6  0.720  1.003  cs_3 (cs_3)
523. OBUF:I->O  5.644  cs_3_OBUF (cs<3>)
524. ----------------------------------------
525. Total 7.367ns (6.364ns logic, 1.003ns route)
526. (86.4% logic, 13.6% route)
527.
528.=================================================================================
529. CPU : 13.66 / 14.15 s | Elapsed : 14.00 / 14.00 s
530.
531.-->
532.
533.Total memory usage is 186816 kilobytes
534.
535.Number of errors : 0 ( 0 filtered)
536.Number of warnings : 4 ( 0 filtered)
537.Number of infos : 3 ( 0 filtered)
7.3 Post Synthesis Report

Release 8.2i - netgen l.31
Copyright (c) 1995-2006 Xilinx, Inc. All rights reserved.

Command Line: netgen -intstyle ise -insert_glbl true -w -dir netgen/synthesis
-ofmt verilog -sim alarm.ngc _synthesis.v

Reading design 'alarm.ngc' ...
Flattening design ...
Processing design ...
Preping design's networks ...
Preping design's macros ...
Writing Verilog netlist file 'H:\Treasure\Interns & Projects\EHD\FPGA\code\alarm2\alarm\netgen\synthesis\_synthesis.v'
INFO:NetListWriters:633 - The generated Verilog netlist contains Xilinx UNISIM simulation primitives and has to be used with UNISIM simulation library for correct compilation and simulation.
Number of warnings: 0
Number of info messages: 1
Total memory usage is 94780 kilobytes
7.4 Map Report

Release 8.2i Map I.31
Xilinx Mapping Report File for Design 'alarm'

Design Information

Command Line : H:\Xilinx\bin\nt\map.exe -ise H:/Treasure/Interns & Projects/EHD/FPGA/code/alarm_new/alarm_new.ise -intstyle ise -p xc3s400-pq208-4 -cm area -pr b -k 4 -c 100 -o alarm_map.ncd alarm.ngd alarm.pcf
Target Device : xc3s400
Target Package : pq208
Target Speed : -4
Mapper Version : spartan3 -- $Revision: 1.34.32.1$ $
Mapped Date : Mon Nov 15 17:03:17 2010

Design Summary

Number of errors: 0
Number of warnings: 0

Logic Utilization:

Number of Slice Flip Flops: 59 out of 7,168 1%
Number of 4 input LUTs: 119 out of 7,168 1%

Logic Distribution:

Number of occupied Slices: 78 out of 3,584 2%
Number of Slices containing only related logic: 78 out of 78 100%
Number of Slices containing unrelated logic: 0 out of 78 0%

*See NOTES below for an explanation of the effects of unrelated logic

Total Number 4 input LUTs: 141 out of 7,168 1%
Number used as logic: 119
Number used as a route-thru: 22
Number of bonded IOBs: 29 out of 141 20%
IOB Flip Flops: 19
Number of GCLKs: 2 out of 8 25%
7.5 Floor and Route report

Release 8.2i par l.31
Copyright (c) 1995-2006 Xilinx, Inc. All rights reserved.

YASH-PC:: Mon Nov 15 17:03:22 2010

par -w -intstyle ise -ol std -t 1 alarm_map.ncd alarm.ncd alarm.pcf

Constraints file: alarm.ncd.
Loading device for application Rf_Device from file '3s400.nph' in environment H:\Xilinx.
"alarm" is an NCD, version 3.1, device xc3s400, package pq208, speed -4

Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)

INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par -x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all internal clocks in this design. The PAR timing summary will list the performance achieved for each clock. Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high". For a balance between the fastest runtime and best performance, set the effort level to "med".

Device speed data version: "PRODUCTION 1.38 2006-05-03".

Device Utilization Summary:

<table>
<thead>
<tr>
<th>Component</th>
<th>Quantity</th>
<th>Total</th>
<th>Percentage</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of BUFGMUXs</td>
<td>2 out of 8</td>
<td>25%</td>
<td></td>
</tr>
<tr>
<td>Number of External IOBs</td>
<td>29 out of 141</td>
<td>20%</td>
<td></td>
</tr>
<tr>
<td>Number of LOCed IOBs</td>
<td>0 out of 29</td>
<td>0%</td>
<td></td>
</tr>
<tr>
<td>Number of Slices</td>
<td>78 out of 3584</td>
<td>2%</td>
<td></td>
</tr>
<tr>
<td>Number of SLICEMs</td>
<td>0 out of 1792</td>
<td>0%</td>
<td></td>
</tr>
</tbody>
</table>
7.6 Static Timing report

Release 8.2i Trace
Copyright (c) 1995-2006 Xilinx, Inc. All rights reserved.

H:\Xilinx\bin\nt\trce.exe -ise
H:/Treasure/Interns & Projects/EHD/FPGA/code/alarm_new/alarm_new.ise -intstyle
ise -e 3 -l 3 -s 4 -xml alarm alarm.ncd -o alarm.twr alarm.pcf -ucf alarm.ucf

Design file: alarm.ncd
Physical constraint file: alarm.pcf
Device,speed: xc3s400,-4 (PRODUCTION 1.38 2006-05-03)
Report level: error report

Environment Variable | Effect
---------------------|-------
NONE                 | No environment variables were set

INFO:Timing:2698 - No timing constraints found, doing default enumeration.
INFO:Timing:2752 - To get complete path coverage, use the unconstrained paths option. All paths that are not constrained will be reported in the unconstrained paths section(s) of the report.

Data Sheet report:

All values displayed in nanoseconds (ns)

Setup/Hold to clock set
<table>
<thead>
<tr>
<th>Setup to</th>
<th>Hold to</th>
<th>Clock</th>
</tr>
</thead>
<tbody>
<tr>
<td>Source clk (edge)</td>
<td>clk (edge)</td>
<td>Internal Clock(s)</td>
</tr>
<tr>
<td>alarmmin&lt;0&gt;</td>
<td>2.852(R)</td>
<td>-0.323(R)</td>
</tr>
<tr>
<td>alarmmin&lt;1&gt;</td>
<td>2.868(R)</td>
<td>-0.342(R)</td>
</tr>
<tr>
<td>alarmmin&lt;2&gt;</td>
<td>2.852(R)</td>
<td>-0.323(R)</td>
</tr>
<tr>
<td>alarmmin&lt;3&gt;</td>
<td>2.868(R)</td>
<td>-0.342(R)</td>
</tr>
<tr>
<td>alarmmin&lt;4&gt;</td>
<td>2.868(R)</td>
<td>-0.342(R)</td>
</tr>
</tbody>
</table>
alarmmin<5> | 2.868(R) | -0.342(R) | set_BUFGP | 0.000 |
alarmsec<0> | 2.852(R) | -0.323(R) | set_BUFGP | 0.000 |
alarmsec<1> | 2.852(R) | -0.323(R) | set_BUFGP | 0.000 |
alarmsec<2> | 2.868(R) | -0.342(R) | set_BUFGP | 0.000 |
alarmsec<3> | 2.868(R) | -0.342(R) | set_BUFGP | 0.000 |
alarmsec<4> | 2.852(R) | -0.323(R) | set_BUFGP | 0.000 |
alarmsec<5> | 2.868(R) | -0.342(R) | set_BUFGP | 0.000 |

Clock clkip to Pad

speaker | 8.426(R) | clkip_BUFGP | 0.000 |

Clock to Setup on destination clock clkip

clkip | 5.610 |

Analysis completed Mon Nov 15 17:03:34 2010

Trace Settings:

Peak Memory Usage: 146 MB